

## **Computer architecture**

Prakash Balasubramanian 06/April/2024









## **Systems – 2/3**



#### **Multiple Input Multiple Output**





## **Systems – 3/3**



### **Hierarchy of systems, cascaded systems**



## Real time system – 1/2





#### **General purpose processing**

- Working on an excel sheet on a Windows/Linux PC
- Watching a YouTube video

Objectives of the system are met even if there are lapses and delays in processing. These are Non-Real time systems

#### **Real Time processing**

- Acquiring and processing an image frame before the next frame arrives
- Reading out a sensor value when a new input signal becomes available

Time is the essence

Processing must be performed at intended time

Processing must be completed within specified duration

MOST EMBEDDED SYSTEMS ARE REAL TIME SYSTEMS!

## Real time system 2/2





Deadlines cannot be missed.

Deadlines are Non-Negotiable!

- The pressing of the brake pedal must be recognized
- Once recognized, braking action must be applied within 20ms.
- If not, there is a good probability that an accident may happen and perhaps even result in fatality!

An occasional miss in deadline is acceptable

- A camera captures images at a rate of 30 frames per second
- Time gap between two frames is 1/30 = 33 ms
- Processing of a frame (e.g. Demosaicing) should therefore be done within 33 ms of its attival
- If every 472<sup>nd</sup> frame takes a little longer than 33ms for processing, there is barely any impact on end user

## **General purpose vs Embedded systems**

# infineon

#### General purpose applications





- Games, Video
- Browsing
- E-Mail
- Desktop publishing
- Star gazing app
- Stock market app

## Specific purpose system based on a Microprocessor/Microcontroller/SoC





## Pervasiveness of embedded systems













1980s - Today









**GPMC** 

Early 2000s until today



## **Massive integration Single Board Computers**

McSPI

w/IRDA











## **Example of Peripherals and their device drivers**









#### **Von-Neumann CPU – 1/4**



## All CPUs used during the last 70+ years are Von-Neumann architectures! All CPUs of today are improvisations of the basic RISC architecture







#### Handling of ALU instructions



Instruction Fetch

Instruction Decode Inst

Instruction Execute





#### Handling of Load/Store instructions







#### Handling of Control instructions



Instruction Fetch

Instruction Decode Instruction Execute



#### **Von-Neumann vs Harvard architecture – 1/2**

Harvard architecture IS essentially an improvisation of Von-Neumann architecture. Harvard architecture removes a Von-Neumann bottleneck. That's it!



The same memory port is used for both fetching instructions during the Instruction Fetch Cycle and Data fetch/data store during the Execute cycle of a Load/Store instruction.

Only one can happen at a time and the other will have to wait!

This is the Von-Neumann bottleneck (among many others!)



#### **Von-Neumann vs Harvard architecture – 2/2**

Harvard architecture IS essentially an improvisation of Von-Neumann architecture.

Harvard architecture removes a Von-Neumann bottleneck. That's it!



By providing two memory ports, both instruction fetch and data load/store can happen concurrently!

With this, we have eliminated the bottleneck!

#### Question:

Is the bottleneck truly eliminated? What is the problem with the picture?



## Address space of user program and peripherals – 1/2

#### REMEMBER THIS => All modern CPUs follow Memory Mapped IO addressing scheme



Memories and Peripherals lie in one address space CPU accesses peripherals EXACTLY as it would access memory



## Address space of user program and peripherals – 2/2

## Unified address space of memory and peripherals









If the register width is 32bit, then ALU is typically designed to operate on 32b operand at a time If the register width is 16bit, then ALU is typically designed to operate on 16b operand at a time





#### A toy application

```
const int LOOP_COUNT = 5;
int b[5];
int a[5] = \{ 20, -19, 773, 47, -146 \};
void main(void)
 int *ptr;
  ptr = b;
 while(port->portA==0)
  for(int i=0;i<LOOP_COUNT;i++)
     ptr[i] = a[i];
```

#### **Corresponding Program sections**

- Constant data section / RODATA section
- BSS section
- DATA section
- TEXT section

**QUESTION:** Where should these sections exist?

### **Memories-2/2**













## **Shared Memory – Global address space**

#### **Uniform Memory Access**



All CPUs have equal memory access latency

#### **Non-Uniform Memory Access**



Access latencies of local and remote memories are different



## **Distributed Memory – Private address space**



A CPU cannot access the memory space of another CPU Typical HPC setup



## **Hybrid memory model**





## **Typical memory hierarchy on Microcontrollers**





## Mapping of memories to CPU address space



Both CPUs see ICCM-A at 0x5000, ICCM-B at 0x7000

When an address of 0x9000 is accessed, the two CPUs end up fetching stuff from their private memories only!

These 4 memories are

accessible to both CPUs.

accessed by CPU-B and vice-versa

#### Cache memories – 1/2





- 1. Memories are slow, CPUs are fast
- 2. The pipeline of a CPU will stall waiting for data to be written to/returned from memory
- 3. A lot of energy is wasted in moving data between CPU and memory
- 4. If your program has accessed a certain location, it likely may access it yet again soon
- 5. If your program has accessed a certain location, it likely may access surrounding locations too
- 6. What can we do to reduce the pains of slow memory access and energy?

**ANSWER: Cache memory** 

#### Cache memories – 2/2





- 1. When your program attempts to access any of these four words, all four words are brought into the cache
- 2. This is called CACHE LINE FILL
- 3. The requested word is now forwarded to CPU by cache



#### **Homework topics:**

Cache policies (Write Through, Write Back)

Cache line mapping (associativity), Eviction and refill policies,

Cache coherence

4. From now on, any access of the 4 address locations will result in fetches from the cache line

#### Interconnects – 1/4

Output

Peripheral-2

Output

Peripheral-3





Legend

**Bus Masters** 

**Bus Slaves** 

Input-Output

Peripheral-N



15 wire bundles for connecting 3 masters to 5 slaves! That is already quite a lot!

Need a mechanism to reduce the bundle count.

Input

Peripheral-1

#### Interconnects - 2/4





#### Interconnects - 3/4



#### On most MCUs, this is a typical multi-level bus structure!



## AHB, APB, Bridge





#### Interconnects - 4/4



What we want is multiple bus masters and slaves to be transacting concurrently!



## **PSoC**, Finally!





